Follow
Sajid Khan
Title
Cited by
Cited by
Year
An ultra-low power, reconfigurable, aging resilient RO PUF for IoT applications
S Khan, AP Shah, N Gupta, SS Chouhan, JG Pandey, SK Vishvakarma
Microelectronics journal 92, 104605, 2019
232019
Utilizing manufacturing variations to design a tri-state flip-flop PUF for IoT security applications
S Khan, AP Shah, SS Chouhan, S Rani, N Gupta, JG Pandey, ...
Analog Integrated Circuits and Signal Processing 103 (3), 477-492, 2020
182020
A symmetric D flip-flop based PUF with improved uniqueness
S Khan, AP Shah, SS Chouhan, N Gupta, JG Pandey, SK Vishvakarma
Microelectronics Reliability 106, 113595, 2020
152020
An energy‐efficient data‐dependent low‐power 10T SRAM cell design for LiFi enabled smart street lighting system application
N Gupta, V Sharma, AP Shah, S Khan, M Huebner, SK Vishvakarma
International Journal of Numerical Modelling: Electronic Networks, Devices …, 2020
112020
On-chip adaptive vdd scaled architecture of reliable SRAM cell with improved soft error tolerance
N Gupta, AP Shah, RS Kumar, T Gupta, S Khan, SK Vishvakarma
IEEE Transactions on Device and Materials Reliability 20 (4), 694-705, 2020
92020
Efficient low-precision cordic algorithm for hardware implementation of artificial neural network
G Raut, V Bhartiy, G Rajput, S Khan, A Beohar, SK Vishvakarma
VLSI Design and Test: 23rd International Symposium, VDAT 2019, Indore, India …, 2019
92019
D flip-flop based TRNG with zero hardware cost for IoT security applications
S Khan, AP Shah, SS Chouhan, JG Pandey, SK Vishvakarma
Microelectronics Reliability 120, 114098, 2021
22021
An ultra low power AES architecture for IoT
S Khan, N Gupta, G Raut, G Rajput, JG Pandey, SK Vishvakarma
International Symposium on VLSI Design and Test, 334-344, 2019
22019
A VLSI architecture for the PRESENT block cipher with FPGA and ASIC implementations
JG Pandey, T Goel, M Nayak, C Mitharwal, S Khan, SK Vishvakarma, ...
VLSI Design and Test: 22nd International Symposium, VDAT 2018, Madurai …, 2019
22019
Low leakage highly stable robust ultra low power 8T SRAM cell
N Gupta, T Gupta, S Khan, A Vishwakarma, SK Vishvakarma
VLSI Design and Test: 23rd International Symposium, VDAT 2019, Indore, India …, 2019
22019
Pass transistor XOR gate based radiation hardened RO-PUF
SF Naz, S Khan, AP Shah
International Symposium on VLSI Design and Test, 331-344, 2022
12022
Dual-edge triggered lightweight implementation of AES for IoT security
S Khan, N Gupta, A Vishvakarma, SS Chouhan, JG Pandey, ...
VLSI Design and Test: 23rd International Symposium, VDAT 2019, Indore, India …, 2019
12019
ASIC Implementation Of Biologically Inspired Spiking Neural Network
G Rajput, G Raut, S Khan, N Gupta, A Behor, SK Vishvakarma
2019 9th International Conference on Emerging Trends in Engineering and …, 2019
2019
The system can't perform the operation now. Try again later.
Articles 1–13