Follow
Kazushi Kawamura
Kazushi Kawamura
Verified email at artic.iir.titech.ac.jp
Title
Cited by
Cited by
Year
STATICA: A 512-spin 0.25 M-weight annealing processor with an all-spin-updates-at-once architecture for combinatorial optimization with complete spin–spin interactions
K Yamamoto, K Kawamura, K Ando, N Mertig, T Takemoto, M Yamaoka, ...
IEEE Journal of Solid-State Circuits 56 (1), 165-178, 2020
662020
A loop structure optimization targeting high-level synthesis of fast number theoretic transform
K Kawamura, M Yanagisawa, N Togawa
2018 19th International Symposium on Quality Electronic Design (ISQED), 106-111, 2018
232018
Hiddenite: 4K-PE hidden network inference 4D-tensor engine exploiting on-chip model construction achieving 34.8-to-16.0 TOPS/W for CIFAR-100 and ImageNet
K Hirose, J Yu, K Ando, Y Okoshi, ÁL García-Arias, J Suzuki, T Van Chu, ...
2022 IEEE International Solid-State Circuits Conference (ISSCC) 65, 1-3, 2022
202022
Implementation of a ROS-based autonomous vehicle on an FPGA board
K Hasegawa, K Takasaki, M Nishizawa, R Ishikawa, K Kawamura, ...
2019 International Conference on Field-Programmable Technology (ICFPT), 457-460, 2019
192019
Amorphica: 4-replica 512 fully connected spin 336MHz metamorphic annealer with programmable optimization strategy and compressed-spin-transfer multi-chip extension
K Kawamura, J Yu, D Okonogi, S Jimbo, G Inoue, A Hyodo, ...
2023 IEEE International Solid-State Circuits Conference (ISSCC), 42-44, 2023
152023
Mixing time and simulated annealing for the stochastic cellular automata
BH Fukushima-Kimura, S Handa, K Kamakura, Y Kamijima, K Kawamura, ...
Journal of Statistical Physics 190 (4), 79, 2023
112023
Mapping constrained slot-placement problems to Ising models and its evaluations by an Ising machine
S Kanamaru, K Kawamura, S Tanaka, Y Tomita, H Matsuoka, ...
2019 IEEE 9th International Conference on Consumer Electronics (ICCE-Berlin …, 2019
102019
A high-level synthesis algorithm for FPGA designs optimizing critical path with interconnection-delay and clock-skew consideration
K Fujiwara, K Kawamura, M Yanagisawa, N Togawa
2016 International Symposium on VLSI Design, Automation and Test (VLSI-DAT), 1-4, 2016
92016
Clock skew estimate modeling for FPGA high-level synthesis and its application
K Fujiwara, K Kawamura, M Yanagisawa, N Togawa
2015 IEEE 11th International Conference on ASIC (ASICON), 1-4, 2015
82015
Multicoated Supermasks Enhance Hidden Networks.
Y Okoshi, ÁL García-Arias, K Hirose, K Ando, K Kawamura, T Van Chu, ...
ICML, 17045-17055, 2022
62022
A high-performance and flexible fpga inference accelerator for decision forests based on prior feature space partitioning
T Van Chu, R Kitajima, K Kawamura, J Yu, M Motomura
2021 International Conference on Field-Programmable Technology (ICFPT), 1-10, 2021
42021
Solving constrained slot placement problems using an Ising machine and its evaluations
S Kanamaru, K Kawamura, S Tanaka, Y Tomita, N Togawa
IEICE TRANSACTIONS on Information and Systems 104 (2), 226-236, 2021
42021
Stochastic optimization via parallel dynamics: rigorous results and simulations
BH Fukushima-Kimura, Y Kamijima, K Kawamura, A Sakai
Proceedings of the ISCIE International Symposium on Stochastic Systems …, 2022
32022
Interconnection-delay and clock-skew estimate modelings for floorplan-driven high-level synthesis targeting FPGA designs
K Fujiwara, K Kawamura, M Yanagisawa, N Togawa
IEICE Transactions on Fundamentals of Electronics, Communications and …, 2016
32016
A floorplan-driven high-level synthesis algorithm for multiplexer reduction targeting fpga designs
K Fujiwara, K Kawamura, S Abe, M Yanagisawa, N Togawa
IEICE Transactions on Fundamentals of Electronics, Communications and …, 2015
32015
A floorplan-aware high-level synthesis algorithm for multiplexer reduction targeting FPGA designs
K Fujiwara, S Abe, K Kawamura, M Yanagisawa, N Togawa
2014 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS), 244-247, 2014
32014
A thermal-aware high-level synthesis algorithm for RDR architectures through binding and allocation
K Kawamura, M Yanagisawa, N Togawa
IEICE Transactions on Fundamentals of Electronics, Communications and …, 2013
32013
Stochastic optimization—Glauber dynamics versus stochastic cellular automata
BH Fukushima-Kimura, Y Kamijima, K Kawamura, A Sakai
Transactions of the Institute of Systems, Control and Information Engineers …, 2023
22023
A Hybrid Integer Encoding Method for Obtaining High-Quality Solutions of Quadratic Knapsack Problems on Solid-State Annealers
S Jimbo, D Okonogi, K Ando, T Van Chu, J Yu, M Motomura, K Kawamura
IEICE TRANSACTIONS on Information and Systems 105 (12), 2019-2031, 2022
22022
Edge inference engine for deep & random sparse neural networks with 4-bit Cartesian-product MAC array and pipelined activation aligner
K Ando, J Yu, K Hirose, H Nakahara, K Kawamura, T Van Chu, ...
2021 IEEE Hot Chips 33 Symposium (HCS), 1-21, 2021
22021
The system can't perform the operation now. Try again later.
Articles 1–20