Bipin Rajendran
Bipin Rajendran
Associate Professor, NJIT
Verified email at njit.edu - Homepage
TitleCited byYear
Phase change memory
HSP Wong, S Raoux, SB Kim, J Liang, JP Reifenberg, B Rajendran, ...
Proceedings of the IEEE 98 (12), 2201-2227, 2010
11052010
Phase change memory technology
GW Burr, MJ Breitwisch, M Franceschini, D Garetto, K Gopalakrishnan, ...
Journal of Vacuum Science & Technology B, Nanotechnology and …, 2010
7352010
A 45nm CMOS neuromorphic chip with a scalable architecture for learning in networks of spiking neurons
J Seo, B Brezzo, Y Liu, BD Parker, SK Esser, RK Montoye, B Rajendran, ...
2011 IEEE Custom Integrated Circuits Conference (CICC), 1-4, 2011
2672011
Write strategies for 2 and 4-bit multi-level phase-change memory
T Nirschl, JB Philipp, TD Happ, GW Burr, B Rajendran, MH Lee, A Schrott, ...
2007 IEEE International Electron Devices Meeting, 461-464, 2007
2602007
Silicon nanowires for sequence-specific DNA sensing: device fabrication and simulation
Z Li, B Rajendran, TI Kamins, X Li, Y Chen, RS Williams
Applied Physics A 80 (6), 1257-1263, 2005
1432005
Specifications of nanoscale devices and circuits for neuromorphic computational systems
B Rajendran, Y Liu, J Seo, K Gopalakrishnan, L Chang, DJ Friedman, ...
IEEE Transactions on Electron Devices 60 (1), 246-253, 2012
1202012
Novel lithography-independent pore phase change memory
M Breitwisch, T Nirschl, CF Chen, Y Zhu, MH Lee, M Lamorey, GW Burr, ...
2007 IEEE Symposium on VLSI Technology, 100-101, 2007
1172007
Sequential 3D IC fabrication: Challenges and prospects
B Rajendran
Proceedings of VLSI Multi Level Interconnect Conference, 57-64, 2006
1112006
Nanoscale electronic synapses using phase change devices
BL Jackson, B Rajendran, GS Corrado, M Breitwisch, GW Burr, R Cheek, ...
ACM Journal on Emerging Technologies in Computing Systems (JETC) 9 (2), 12, 2013
1072013
Nano-graphoepitaxy of semiconductors for 3D integration
F Crnogorac, DJ Witte, Q Xia, B Rajendran, DS Pickard, Z Liu, A Mehta, ...
Microelectronic Engineering 84 (5-8), 891-894, 2007
1072007
Phase Change Memory: From Devices to Systems
MK Qureshi, S Gurumurthi, B Rajendran
Synthesis Lectures on Computer Architecture 6 (4), 1-134, 2011
1002011
Electrical Integrity of MOS Devices in Laser Annealed 3D IC Structures
B Rajendran, RS Shenoy, MO Thompson, RFW Pease
proceedings VLSI Multi Level Interconnect Conference, 73-74, 2004
992004
Thermal Simulation of Laser Annealing for 3D Integration
B Rajendran, SH Jain, TA Kramer, RFW Pease
VMIC, 2003
992003
CMOS transistor processing compatible with monolithic 3-D Integration
B Rajendran, RS Shenoy, DJ Witte, NS Chokshi, RL DeLeon, GS Tompa, ...
Proceedings VMIC, 2005
982005
Efficient Scrub Mechanisms for Error-Prone Emerging Memories
M Awasthi, M Shevgoor, K Sudan, B Rajendran, R Balasubramonian, ...
IEEE International Symposium on High Performance Computer Architecture, 2012
962012
Novel synaptic memory device for neuromorphic computing
S Mandal, A El-Amin, K Alexander, B Rajendran, R Jha
Nature Scientific Reports 4 (5333), 2014
682014
Integrated on-chip inductors with electroplated magnetic yokes
N Wang, EJ O’Sullivan, P Herget, B Rajendran, LE Krupp, LT Romankiw, ...
Journal of Applied Physics 111 (7), 07E732, 2012
572012
Neuromorphic computing with multi-memristive synapses
I Boybat, M Le Gallo, SR Nandakumar, T Moraitis, T Parnell, T Tuma, ...
Nature communications 9 (1), 2514, 2018
552018
Low thermal budget processing for sequential 3-D IC fabrication
B Rajendran, RS Shenoy, DJ Witte, NS Chokshi, RL DeLeon, GS Tompa, ...
IEEE Transactions on Electron Devices 54 (4), 707-714, 2007
472007
Analytical model for RESET operation of Phase Change Memory
B Rajendran, J Karidis, MH Lee, M Breitwisch, GW Burr, YH Shih, ...
Electron Devices Meeting, 2008. IEDM 2008. IEEE International, 2008
42*2008
The system can't perform the operation now. Try again later.
Articles 1–20