Nitin Chandrachoodan
Nitin Chandrachoodan
Verified email at - Homepage
Cited by
Cited by
FPGA-based high-performance and scalable block LU decomposition architecture
MK Jaiswal, N Chandrachoodan
IEEE transactions on computers 61 (1), 60-72, 2011
GPU implementation of a programmable turbo decoder for software defined radio applications
DRN Yoge, N Chandrachoodan
2012 25th International Conference on VLSI Design, 149-154, 2012
Adaptive negative cycle detection in dynamic graphs
N Chandrachoodan, SS Bhattacharyya, KJR Liu
ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems …, 2001
Implementation of a 30 ps resolution time to digital converter in FPGA
R Narasimman, A Prabhakar, N Chandrachoodan
2015 International Conference on Electronic Design, Computer Networks …, 2015
Efficient implementation of ieee double precision floating-point multiplier on fpga
MK Jaiswal, N Chandrachoodan
2008 IEEE Region 10 and the Third international Conference on Industrial and …, 2008
Probabilistic error modeling for two-part segmented approximate adders
D Celia, V Vasudevan, N Chandrachoodan
2018 IEEE International Symposium on Circuits and Systems (ISCAS), 1-5, 2018
Optimizing power-accuracy trade-off in approximate adders
D Celia, V Vasudevan, N Chandrachoodan
2018 Design, Automation & Test in Europe Conference & Exhibition (DATE …, 2018
A GPU implementation of belief propagation decoder for polar codes
N Chandrachoodan
2012 Conference Record of the Forty Sixth Asilomar Conference on Signals …, 2012
Algorithm and VLSI architecture for high performance adaptive video scaling
A Raghupathy, N Chandrachoodan, KJR Liu
IEEE transactions on multimedia 5 (4), 489-502, 2003
DFT assisted techniques for peak launch-to-capture power reduction during launch-on-shift at-speed testing
S Potluri, AS Trinadh, SB Ch, V Kamakoti, N Chandrachoodan
ACM Transactions on Design Automation of Electronic Systems (TODAES) 21 (1 …, 2015
Layout-aware and programmable memory BIST synthesis for nanoscale system-on-chip designs
A Kokrady, CP Ravikumar, N Chandrachoodan
2008 17th Asian Test Symposium, 351-356, 2008
An efficient timing model for hardware implementation of multirate dataflow graphs
N Chandrachoodan, SS Bhattacharyaa, KJR Liu
2001 IEEE International Conference on Acoustics, Speech, and Signal …, 2001
The hierarchical timing pair model for multirate DSP applications
N Chandrachoodan, SS Bhattacharyya, KJR Liu
IEEE Transactions on Signal Processing 52 (5), 1209-1217, 2004
Negative cycle detection in dynamic graphs
N Chandrachoodan, SS Bhattacharyya, KJ Liu
FFT/IFFT implementation using Vivado™ HLS
A Salaskar, N Chandrachoodan
2016 20th International Symposium on VLSI Design and Test (VDAT), 1-2, 2016
White mirror: Leaking sensitive information from interactive Netflix movies using encrypted traffic analysis
G Mitra, PK Vairam, P Slpsk, N Chandrachoodan
Proceedings of the ACM SIGCOMM 2019 Conference Posters and Demos, 122-124, 2019
Data subsetting: A data-centric approach to approximate computing
Y Kim, S Venkataramani, N Chandrachoodan, A Raghunathan
2019 Design, Automation & Test in Europe Conference & Exhibition (DATE), 576-581, 2019
Lossless parallel implementation of a turbo decoder on GPU
K Natarajan, N Chandrachoodan
2018 IEEE 25th International Conference on High Performance Computing (HiPC …, 2018
A scalable pseudo-exhaustive search for fault diagnosis in microfluidic biochips
V Gokulkrishnan, V Kamakoti, N Chandrachoodan, S Potluri
2017 IEEE International Symposium on Defect and Fault Tolerance in VLSI and …, 2017
An inertial sensor-based system to develop motor capacity in children with cerebral palsy
S Qiao, A Prabhakar, N Chandrachoodan, N Jacob, H Vathsangam
2013 35th Annual International Conference of the IEEE Engineering in …, 2013
The system can't perform the operation now. Try again later.
Articles 1–20